

January 2008

# 74LVT2245, 74LVTH2245 Low Voltage Octal Bidirectional Transceiver with 3-STATE Inputs/Outputs and 25 $\Omega$ Series Resistors in the **B Port Outputs**

### **Features**

- Input and output interface capability to systems at 5V V<sub>CC</sub>
- Equivalent  $25\Omega$  series resistor on B Port outputs
- Bushold data inputs eliminate the need for external pull-up resistors to hold unused inputs (74LVTH2245), also available without bushold feature (74LVT2245)
- Live insertion/extraction permitted
- Power Up/Down high impedance provides glitch-free bus loading
- Outputs source/sink -12mA/+12mA on B Port, -32mA/+64mA on A Port
- Latch-up performance exceeds 500mA
- ESD performance:
  - Human-body model > 2000V
  - Machine model > 200V
  - Charged-device model > 1000V

## **General Description**

The LVT2245 and LVTH2245 contain eight non-inverting bidirectional buffers with 3-STATE outputs and are intended for bus-oriented applications. The Transmit/ Receive (T/R) input determines the direction of data flow through the bidirectional transceiver. Transmit (active-HIGH) enables data from A Ports to B Ports; Receive (active-LOW) enables data from B Ports to A Ports. The Output Enable input, when HIGH, disables both A and B Ports by placing them in a high impedance state. The equivalent  $25\Omega$ -series resistor in the B Port helps reduce output overshoot and undershoot.

The LVTH2245 data inputs include bushold, eliminating the need for external pull-up resistors to hold unused

These transceivers are designed for low voltage (3.3V) V<sub>CC</sub> applications, but with the capability to provide a TTL interface to a 5V environment. The LVT2245 and LVTH2245 are fabricated with an advanced BiCMOS technology to achieve high speed operation similar to 5V ABT while maintaining low power dissipation.

## **Ordering Information**

| Order Number  | Package<br>Number | Package Description                                                         |
|---------------|-------------------|-----------------------------------------------------------------------------|
| 74LVT2245WM   | M20B              | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide  |
| 74LVT2245SJ   | M20D              | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |
| 74LVT2245MTC  | MTC20             | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |
| 74LVTH2245WM  | M20B              | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide  |
| 74LVTH2245SJ  | M20D              | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |
| 74LVTH2245MTC | MTC20             | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering number.

All packages are lead free per JEDEC: J-STD-020B standard.

## **Connection Diagram**



## **Pin Description**

| Pin<br>Names                   | Description                      |  |  |  |
|--------------------------------|----------------------------------|--|--|--|
| ŌĒ                             | Output Enable Input              |  |  |  |
| T/R                            | Transmit/Receive Input           |  |  |  |
| A <sub>0</sub> -A <sub>7</sub> | Side A Inputs or 3-STATE Outputs |  |  |  |
| B <sub>0</sub> –B <sub>7</sub> | Side B Inputs or 3-STATE Outputs |  |  |  |

## **Logic Symbols**





### **Truth Table**

| Inp | uts |                     |
|-----|-----|---------------------|
| ŌĒ  | T/R | Outputs             |
| L   | L   | Bus B Data to Bus A |
| L   | Н   | Bus A Data to Bus B |
| Н   | Х   | HIGH-Z State        |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

## **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           | Parameter                                           | Rating          |
|------------------|-----------------------------------------------------|-----------------|
| V <sub>CC</sub>  | Supply Voltage                                      | -0.5V to +4.6V  |
| V <sub>I</sub>   | DC Input Voltage                                    | -0.5V to +7.0V  |
| Vo               | DC Output Voltage                                   |                 |
|                  | Output in 3-STATE                                   | -0.5V to +7.0V  |
|                  | Output in HIGH or LOW State <sup>(1)</sup>          | -0.5V to +7.0V  |
| I <sub>IK</sub>  | DC Input Diode Current, V <sub>I</sub> < GND        | -50mA           |
| I <sub>OK</sub>  | DC Output Diode Current, V <sub>O</sub> < GND       | -50mA           |
| Io               | DC Output Current, V <sub>O</sub> > V <sub>CC</sub> |                 |
|                  | Output at HIGH State                                | 64mA            |
|                  | Output at LOW State                                 | 128mA           |
| I <sub>CC</sub>  | DC Supply Current per Supply Pin                    | ±64mA           |
| I <sub>GND</sub> | DC Ground Current per Ground Pin                    | ±128mA          |
| T <sub>STG</sub> | Storage Temperature                                 | –65°C to +150°C |

### Note:

1. IO Absolute Maximum Rating must be observed.

## **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings.

| Symbol          | Parameter                                        | Min      | Max | Units |      |
|-----------------|--------------------------------------------------|----------|-----|-------|------|
| V <sub>CC</sub> | Supply Voltage                                   |          | 2.7 | 3.6   | V    |
| VI              | Input Voltage                                    |          | 0   | 5.5   | V    |
| I <sub>OH</sub> | HIGH-Level Output Current                        | A Port   | //  | -32   | mA   |
|                 |                                                  | B Port   |     | -12   |      |
| I <sub>OL</sub> | LOW-Level Output Current                         | A Port   |     | 64    | mA   |
|                 |                                                  | B Port   |     | 12    |      |
| T <sub>A</sub>  | Free Air Operating Temperature                   | -40      | +85 | °C    |      |
| Δt/ΔV           | Input Edge Rate, $V_{IN} = 0.8V-2.0V$ , $V_{CC}$ | ; = 3.0V | 0   | 10    | ns/V |

### **DC Electrical Characteristics**

|                                 |                      |                             |                     |                                                                                | T <sub>A</sub> = -40°C to +85°C |            |       |
|---------------------------------|----------------------|-----------------------------|---------------------|--------------------------------------------------------------------------------|---------------------------------|------------|-------|
| Symbol                          | Parame               | ter                         | V <sub>CC</sub> (V) | Conditions                                                                     | Min.                            | Max.       | Units |
| V <sub>IK</sub>                 | Input Clamp Diode Vo | oltage                      | 2.7                 | I <sub>I</sub> = -18mA                                                         |                                 | -1.2       | V     |
| V <sub>IH</sub>                 | Input HIGH Voltage   |                             | 2.7–3.6             | $V_0 \le 0.1V$ or                                                              | 2.0                             |            | V     |
| V <sub>IL</sub>                 | Input LOW Voltage    |                             | 2.7–3.6             | $V_O \ge V_{CC} - 0.1V$                                                        |                                 | 0.8        | V     |
| V <sub>OH</sub>                 | Output HIGH Voltage  | A Port                      | 2.7                 | $I_{OH} = -8mA$                                                                | 2.4                             |            | V     |
|                                 |                      |                             | 3.0                 | $I_{OH} = -32mA$                                                               | 2.0                             |            |       |
|                                 |                      | B Port                      | 3.0                 | $I_{OH} = -12mA$                                                               | 2.0                             |            |       |
|                                 |                      |                             | 2.7–3.6             | $I_{OH} = -100\mu A$                                                           | V <sub>CC</sub> -0.2            |            |       |
| $V_{OL}$                        | Output LOW Voltage   | A Port                      | 2.7                 | $I_{OL} = 24mA$                                                                |                                 | 0.5        | V     |
|                                 |                      |                             | 3.0                 | $I_{OL} = 16mA$                                                                |                                 | 0.4        |       |
|                                 |                      |                             | 3.0                 | $I_{OL} = 32mA$                                                                |                                 | 0.5        |       |
|                                 |                      |                             | 3.0                 | $I_{OL} = 64 \text{mA}$                                                        |                                 | 0.55       |       |
|                                 |                      | B Port                      | 3.0                 | $I_{OL} = 12mA$                                                                |                                 | 0.8        |       |
|                                 |                      |                             | 2.7                 | $I_{OL} = 100 \mu A$                                                           |                                 | 0.2        |       |
| $I_{I(HOLD)}^{(2)}$             | Bushold Input Minimu | ım Drive                    | 3.0                 | $V_1 = 0.8V$                                                                   | 75                              |            | μA    |
|                                 |                      |                             |                     | $V_1 = 2.0V$                                                                   | <b>–</b> 75                     |            |       |
| $I_{I(OD)}^{(2)}$               | Bushold Input Over-D | rive Current to             | 3.0                 | (3)                                                                            | 500                             |            | μA    |
|                                 | Change State         |                             |                     | (4)                                                                            | -500                            |            |       |
| I <sub>I</sub>                  | Input Current        |                             | 3.6                 | $V_1 = 5.5V$                                                                   |                                 | 10         | μΑ    |
|                                 |                      | Control Pins                | 3.6                 | $V_I = 0V \text{ or } V_{CC}$                                                  |                                 | ±1         |       |
|                                 |                      | Data Pins                   | 3.6                 | $V_I = 0V$                                                                     |                                 | <b>-</b> 5 |       |
|                                 |                      |                             |                     | $V_I = V_{CC}$                                                                 |                                 | 1          |       |
| $I_{OFF}$                       | Power Off Leakage C  | urrent                      | 0                   | $0V \le V_I \text{ or } V_O \le 5.5V$                                          |                                 | ±100       | μA    |
| I <sub>PU/PD</sub>              | Power Up/Down, 3-S   | TATE Current                | 0–1.5               | $V_0 = 0.5V$ to 3.0V,                                                          |                                 | ±100       | μA    |
|                                 |                      |                             |                     | $V_I = GND \text{ or } V_{CC}$                                                 |                                 |            |       |
| l <sub>OZL</sub>                | 3-STATE Output Leak  |                             | 3.6                 | $V_0 = 0.5V$                                                                   |                                 | -5         | μA    |
| I <sub>OZL</sub> <sup>(2)</sup> | 3-STATE Output Leak  |                             | 3.6                 | $V_0 = 0.0V$                                                                   |                                 | <b>-</b> 5 | μA    |
| lozh                            | 3-STATE Output Leak  |                             | 3.6                 | $V_0 = 3.0V$                                                                   |                                 | 5          | μA    |
| I <sub>OZH</sub> <sup>(2)</sup> | 3-STATE Output Leak  |                             | 3.6                 | V <sub>O</sub> = 3.6V                                                          |                                 | 5          | μA    |
| I <sub>OZH</sub> +              | 3-STATE Output Leak  | 0                           | 3.6                 | $V_{CC} < V_O \le 5.5V$                                                        |                                 | 10         | μA    |
| Іссн                            | Power Supply Current |                             | 3.6                 | Outputs High                                                                   |                                 | 0.19       | mA    |
| I <sub>CCL</sub>                | Power Supply Current |                             | 3.6                 | Outputs Low                                                                    |                                 | 5          | mA    |
| I <sub>CCZ</sub>                | Power Supply Current |                             | 3.6                 | Outputs Disabled                                                               |                                 | 0.19       | mA    |
| I <sub>CCZ</sub> +              | Power Supply Current |                             | 3.6                 | $V_{CC} \le V_O \le 5.5V$ , Outputs Disabled                                   |                                 | 0.19       | mA    |
| Δl <sub>CC</sub>                | Increase in Power Su | pply Current <sup>(5)</sup> | 3.6                 | One Input at V <sub>CC</sub> – 0.6V,<br>Other Inputs at V <sub>CC</sub> or GND |                                 | 0.2        | mA    |

#### Notes:

- 2. Applies to Bushold versions only (74LVTH2245).
- 3. An external driver must source at least the specified current to switch from LOW-to-HIGH.
- 4. An external driver must sink at least the specified current to switch from HIGH-to-LOW.
- 5. This is the increase in supply current for each input that is at the specified voltage level rather than  $V_{CC}$  or GND.

## Dynamic Switching Characteristics<sup>(6)</sup>

|                  |                                                 |                     | Conditions                      | T,   | A = 25° | С    |       |
|------------------|-------------------------------------------------|---------------------|---------------------------------|------|---------|------|-------|
| Symbol           | Parameter                                       | V <sub>CC</sub> (V) | $C_L = 50 pF, R_L = 500 \Omega$ | Min. | Тур.    | Max. | Units |
| V <sub>OLP</sub> | Quiet Output Maximum<br>Dynamic V <sub>OL</sub> | 3.3                 | (7)                             |      | 0.8     |      | V     |
| V <sub>OLV</sub> | Quiet Output Minimum<br>Dynamic V <sub>OL</sub> | 3.3                 | (7)                             |      | -0.8    |      | V     |

### Notes:

- 6. Characterized in SOIC package. Guaranteed parameter, but not tested.
- 7. Max number of outputs defined as (n). n-1 data inputs are driven 0V to 3V. Output under test held LOW.

### **AC Electrical Characteristics**

|                                       |                                             | $T_A = -40$ °C to +85°C,<br>$C_L = 50$ pF, $R_L = 500$ $\Omega$ |           |                   |        |       |
|---------------------------------------|---------------------------------------------|-----------------------------------------------------------------|-----------|-------------------|--------|-------|
|                                       |                                             | $V_{CC} = 3.3$                                                  | 3V ± 0.3V | V <sub>CC</sub> = | = 2.7V | 1     |
| Symbol                                | Parameter                                   | Min.                                                            | Max.      | Min.              | Max.   | Units |
| t <sub>PLH</sub>                      | Propagation Delay Data to B Port Output     | 1.2                                                             | 4.4       | 1.2               | 5.1    | ns    |
| t <sub>PHL</sub>                      |                                             | 1.2                                                             | 4.4       | 1.2               | 5.1    |       |
| t <sub>PLH</sub>                      | Propagation Delay Data to A Port Output     | 1.2                                                             | 3.6       | 1.2               | 4.0    | ns    |
| t <sub>PHL</sub>                      |                                             | 1.2                                                             | 3.5       | 1.2               | 4.0    |       |
| t <sub>PZH</sub>                      | Output Enable Time for B Port Output        | 1.3                                                             | 6.2       | 1.3               | 7.3    | ns    |
| t <sub>PZL</sub>                      |                                             | 1.7                                                             | 6.2       | 1.7               | 7.3    |       |
| t <sub>PZH</sub>                      | Output Enable Time for A Port Output        | 1.3                                                             | 5.5       | 1.3               | 7.1    | ns    |
| t <sub>PZL</sub>                      |                                             | 1.7                                                             | 5.7       | 1.7               | 6.7    |       |
| t <sub>PHZ</sub>                      | Output Disable Time for B Port Output       | 2.0                                                             | 5.9       | 2.0               | 6.5    | ns    |
| t <sub>PLZ</sub>                      |                                             | 2.0                                                             | 5.4       | 2.0               | 5.7    |       |
| t <sub>PHZ</sub>                      | Output Disable Time for A Port Output       | 2.0                                                             | 5.9       | 2.0               | 6.5    | ns    |
| t <sub>PLZ</sub>                      |                                             | 2.0                                                             | 5.0       | 2.0               | 5.1    |       |
| t <sub>OSHL</sub> , t <sub>OSLH</sub> | A Port Output to Output Skew <sup>(8)</sup> |                                                                 | 1.0       |                   | 1.0    | ns    |
| t <sub>OSHL</sub> , t <sub>OSLH</sub> | B Port Output to Output Skew <sup>(8)</sup> |                                                                 | 1.0       |                   | 1.0    | ns    |

### Note:

8. Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>).

## Capacitance<sup>(9)</sup>

| Symbol           | Parameter                | Conditions                                 | Typical | Units |
|------------------|--------------------------|--------------------------------------------|---------|-------|
| C <sub>IN</sub>  | Input Capacitance        | $V_{CC} = 0V$ , $V_I = 0V$ or $V_{CC}$     | 4       | pF    |
| C <sub>I/O</sub> | Input/Output Capacitance | $V_{CC} = 3.0V$ , $V_{O} = 0V$ or $V_{CC}$ | 8       | pF    |

#### Note:

9. Capacitance is measured at frequency f = 1MHz, per MIL-STD-883, Method 3012.



Figure 1. 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings:

http://www.fairchildsemi.com/packaging/

## Physical Dimensions (Continued)







DIMENSIONS ARE IN MILLIMETERS

### NOTES:

- A. CONFORMS TO EIAJ EDR-7320 REGISTRATION,
- ESTABLISHED IN DECEMBER, 1998. DIMENSIONS ARE IN MILLIMETERS.
- DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS.



M20DREVC

Figure 2. 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/

## 









DIMENSIONS ARE IN MILLIMETERS

## TERS

### NOTES:

- A. CONFORMS TO JEDEC REGISTRATION MD-153, VARIATION AC, REF NOTE 6, DATE 7/93.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLDS FLASH, AND TIE BAR EXTRUSIONS.
- D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982.



DETAIL A

### MTC20REVD1

### Figure 3. 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/





#### **TRADEMARKS**

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

Build it Now™ CorePLUS™  $CROSSVOLT^{\text{TM}}$ **CTL™** 

Current Transfer Logic™ EcoSPARK® EZSWITCH™ \*

Fairchild<sup>®</sup> Fairchild Semiconductor® FACT Quiet Series™

FACT<sup>®</sup>  $\mathsf{FAST}^{\mathbb{R}}$ FastvCore™ FlashWriter® 3 FPS™ FRFET®

Global Power Resource<sup>sм</sup>

Green FPS™

Green FPS™e-Series™

GTO™

MICROCOUPLER™ MicroFET™

MillerDrive™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR®

i-Lo™ IntelliMAX™ ISOPLANAR™ MegaBuck™ MicroPak™

PDP-SPM™ Power220® POWEREDGE® Power-SPM™  $\mathsf{PowerTrench}^{^{\circledR}}$ 

Programmable Active Droop™

QS™

QT Optoelectronics™ Quiet Series™ RapidConfigure™ SMART START™ SPM<sup>®</sup> STEALTH™ SuperFET™ SuperSOT™3 SuperSOT™6

SuperSOT™8

SYSTEM ® GENERAL The Power Franchise® խwer franchis TinyBoost™ TinyBuck™ TinyLogic<sup>®</sup> TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ μSerDes™ UHC® Ultra FRFET™

SupreMOS™

SyncFET™

UniFET™ VCX™

### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### PRODUCT STATUS DEFINITIONS

### **Definition of Terms**

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                               |
|--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production       | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only.                                      |

Rev. 133

<sup>\*</sup> EZSWITCH™ and FlashWriter® are trademarks of System General Corporation, used under license by Fairchild Semiconductor.